About

Log in?

DTU users get better search results including licensed content and discounts on order fees.

Anyone can log in and get personalized features such as favorites, tags and feeds.

Log in as DTU user Log in as non-DTU user No thanks

DTU Findit

Book

Effective compiler generation by architecture description

In Proceedings of the 2006 Acm Sigplan/sigbed Conference on Language, Compilers, and Tool Support for Embedded Systems — 2006, pp. 145-152
From

Technische Universität Wien

60018163

Embedded systems have an extremely short time to market and therefore require easily retargetable compilers. Architecture description languages (ADLs) provide a single concise architecture specification for the generation of hardware, instruction set simulators and compilers. In this article, we present an ADL for compiler generation.

From a specification, we can derive an optimized tree pattern matching instruction selector, a register allocator and an instruction scheduler. Compared to a hand-crafted back end, the generated compiler produces smaller and faster code.The ADL is rich enough that other tools, such as assemblers, linkers, simulators and documentation, can all be obtained from a single specification.

Language: English
Year: 2006
Pages: 145-152
Types: Book
DOI: 10.1145/1134650.1134671

DTU users get better search results including licensed content and discounts on order fees.

Log in as DTU user

Access

Analysis