About

Log in?

DTU users get better search results including licensed content and discounts on order fees.

Anyone can log in and get personalized features such as favorites, tags and feeds.

Log in as DTU user Log in as non-DTU user No thanks

DTU Findit

Conference paper

Area-Efficiency Trade-Offs in Integrated Switched-Capacitor DC-DC Converters

In Proceedings of Norcas 2016 — 2016, pp. 1-5
From

Department of Electrical Engineering, Technical University of Denmark1

Electronics, Department of Electrical Engineering, Technical University of Denmark2

This paper analyzes the relationship between efficiency and chip area in a fully integrated switched capacitor voltage divider dc-dc converter implemented in 180nm-technology and a 1/2 topology. A numerical algorithm for choosing the optimal sizes of individual components, in terms of power loss, based on the total chip area is developed.

This algorithm also determines the optimal number of parallel phases in the converter, based on an estimate of power consumption in flip- flop based clock circuits. By these means the maximum achievable efficiency as a function of chip area is estimated

Language: English
Publisher: IEEE
Year: 2016
Pages: 1-5
Proceedings: 2016 IEEE Nordic Circuits and Systems Conference
ISBN: 1509010955 , 1509010963 , 9781509010950 and 9781509010967
Types: Conference paper
DOI: 10.1109/NORCHIP.2016.7792923
ORCIDs: Spliid, Frederik Monrad , Larsen, Dennis Øland and Knott, Arnold

DTU users get better search results including licensed content and discounts on order fees.

Log in as DTU user

Access

Analysis